#### **CHAPTER 6**

#### THERMAL DESIGN CONSIDERATIONS

|                                                                         | page   |
|-------------------------------------------------------------------------|--------|
| Introduction                                                            | 6 - 2  |
| Thermal resistance                                                      | 6 - 2  |
| Junction temperature                                                    | 6 - 2  |
| Factors affecting R <sub>th(j-a)</sub>                                  | 6 - 2  |
| Thermal resistance test methods                                         | 6 - 3  |
| Test procedure                                                          | 6 - 3  |
| Forced air factors for thermal resistance                               | 6 - 4  |
| Thermal resistance data - assumptions and precautions                   | 6 - 5  |
| Thermal resistance $(R_{th(j-a)})$ data                                 | 6 - 6  |
| Thermal resistance (R <sub>th(i-c)</sub> ) data tables - power packages | 6 - 24 |

#### Thermal design considerations

#### Chapter 6

#### INTRODUCTION

The ability to describe the thermal performance characteristics of a semiconductor IC package is becoming increasingly crucial. With increased power densities, improved reliability and shrinking system sizes, the cooling of IC packages has become a challenging task for design engineers. The situation is further exacerbated by the demand for ever decreasing sizes of electronic devices because, in general, decreasing the size of an electronic package decreases the thermal performance. The designer must carefully balance the benefits of miniaturization and performance against the potential reduction in reliability of electronic components resulting from high operating temperatures.

#### THERMAL RESISTANCE

The ability of a particular semiconductor package to dissipate heat to its environment is expressed in terms of thermal resistance ( $R_{th(j-a)}$ ). This single entity describes the heat path impedance from the active surface of the semiconductor device (junction) to the ambient operating environment.  $R_{th(j-a)}$  can be expressed by its constituents as follows:

$$R_{th(j-a)} = R_{th(j-c)} + R_{th(c-a)}$$

 $R_{th(j\text{-}c)}$  is the impedance from junction to case (outside surface of package) and  $R_{th(c\text{-}a)}$  is the impedance from case to ambient. It is sometimes useful to use only the  $R_{th(c\text{-}a)}$  to describe high performance packages where case temperatures are important and externally attached heat radiators may need to be attached. In these cases the overall  $R_{th(j\text{-}a)}$  will also include the contribution of the heat radiator.

#### **JUNCTION TEMPERATURE**

With the  $R_{th(j-a)}$  of a package known, the rise in junction temperature  $(T_j)$  with respect to the ambient temperature  $(T_{amb})$  can be determined at a given power dissipation  $(P_d)$  of the semiconductor device:

$$T_j = (R_{th(j-a)} \times P_d) + T_{amb}$$

Where:

 $T_i$  = junction temperature (°C)

 $R_{th(j-a)}$  = thermal resistance junction to ambient (K/W)

 $P_d$  = power dissipated (W)  $T_{amb}$  = ambient temperature (°C)

It's important to note that a lower  $R_{\text{th}(j\!-\!a)}$  indicates a higher thermal performance.

#### FACTORS AFFECTING Rth(i-a)

There are several factors which affect the characteristic thermal resistance of IC packages. Some of the more significant of these include the test board configuration, the lead frame material, the design of the lead frame and the moulding compound.

#### **Test board Configuration**

An IC package's thermal resistance highly depends on the Printed Circuit Board (PCB) on which the package is mounted. The copper traces and thermal vias on the PCB provide the major heat dissipation path of the package, therefore the configuration and the size of the copper traces play a significant role in affecting Rth(j-a). For test purpose, JEDEC standards (EIA/JEDEC51-3 and others) specify two categories of test boards: low effective thermal conductivity test board (low K board) and high effective thermal conductivity test board (high K board). The low K board is a single sided board with only fine signal traces, the high K board is a board with two signal layers and two power (or ground) layers. The real application board is almost always different from the standard test boards, however, the thermal resistance measured from the standard test board provides basic comparable information of the IC package thermal resistance.

#### **Lead Frame Material**

The lead frame material is one of the more important factors in IC package thermal resistance. In early dual in-line packages (DIPs), a Ni/Fe alloy (A42) was the material of choice for lead frames as it provided a good combination of strength and formability as well as assembly process compatibility. However, with the continued miniaturization of IC packages and the need for increased electrical conductivity for advanced ICs, a switch to sophisticated copper alloys was required. Copper alloy lead frames offer several advantages over A42:

- they have a high thermal conductivity which reduces thermal resistance, essential for packages such as the Shrink Small Outline Package (SSOP) and Thin Shrink Small Outline Package (TSSOP)
- their improved electrical conductivity enhances the electrical performance of a package

Most plastic encapsulated packages produced by Philips Semiconductors incorporate copper alloy lead frames into their design.

#### Thermal design considerations

#### Chapter 6

#### **Lead Frame Design**

The design of a lead frame is another significant contributing factor to thermal resistance. The most important design aspect is the IC attach-pad size and tie bar design. However, the lead frame designer is often faced with fixed parameters such as die size and wire bonding limitations, which reduce lead frame design flexibility.

#### **Moulding Compound**

Moulding compounds also determine IC package thermal resistance. The mould compounds used by Philips Semiconductors are optimized for high purity and quality to provide good thermal performance and reliability.

#### **Heat Spreaders**

The option of a heat spreader, or heat slug, within some packages can improve thermal behaviour by spreading the heat over a larger area of the package, and so improve  $R_{th(j-a)}$  or  $R_{th(j-c)}$ .

#### **Adhesive and Plating Type**

Other package related factors include die attach adhesive and lead frame plating type, but the actual influence on thermal resistance is small owing to the fine geometry of these factors.

#### THERMAL RESISTANCE TEST METHODS

Philip Semiconductors uses what is commonly called the Temperature Sensitive Parameter (TSP) method which meets EIA/JEDEC Standards EIA/JESD51-1,

EIA/JESD51-2 and EIA/JESD51-3. A typical test fixture in still air is shown in Fig.1. The enclosure is a box with an inside dimension of 1 ft<sup>3</sup> (0.0283 m<sup>3</sup>). The enclosure and fixtures are constructed from an insulating material with a low thermal conductance, and all seams thoroughly sealed to ensure there is no airflow through the enclosure. The IC package is then positioned in the geometric center of the enclosure.



The forward voltage drop of a calibrated diode incorporated into a special IC is used to correlate a junction temperature change in the IC package to be tested. As the power dissipation is known, the thermal resistance can be calculated using the following equation:

$$R_{th(j-a)} = \frac{\Delta T_j}{P_d} = \frac{(T_j - T_{amb})}{P_d}$$

Where:

 $R_{th(j-a)}$  = thermal resistance junction to ambient (°C/W)

 $T_j$  = junction temperature (°C)  $P_d$  = power dissipated (W)

T<sub>amb</sub> = ambient temperature (°C)

#### **TEST PROCEDURE**

The TSP diode on the semiconductor device is calibrated using a constant temperature oil bath and a constant current power supply (see Fig.2). Calibration temperatures are typically 25 °C and 100 °C with a measured accuracy of  $\pm 0.1$  °C. The calibration current must be kept low and constant to avoid significant junction heating. The temperature coefficient (K-factor) shown in Fig.3 is calculated using the following equation:

$$K \, = \, \frac{(T_2 - T_1)}{(V_{F2} - V_{F1})}$$

Where:

K = temperature coefficient (°C/mV)

 $T_2$  = high test temperature (°C)

 $T_1$  = low test temperature (°C)

 $V_{F2}$  = forward voltage at  $T_2$  (mV)

 $V_{F1}$  = forward voltage at  $T_1$  (mV)

#### Thermal design considerations

#### Chapter 6



Where: V<sub>F(amb)</sub> = forward voltage of TSP at ambient  $I_{H}$ 

 $V_{\mathsf{H}}$ = heating voltage (V) = heating current (A)

forward voltage of TSP at steady-state

temperature (mV)

temperature (mV)

#### FORCED AIR FACTORS FOR THERMAL RESISTANCE

Many applications with ICs have the benefit of forced air cooling by fans or other means. The junction to moving-air thermal resistance can be measured by placing the test setup inside a low velocity wind tunnel (see Fig.4). The test board and device under test are supported with minimal obstruction to the air flow.





With the K-factor determined,  $R_{\text{th(j-a)}}$  can be calculated by powering up the device at ambient conditions and measuring the forward voltage drop across the TSP diode after temperature equilibrium. Manipulating the original thermal resistance equation with the K-factor, the  $R_{th(j\text{-}a)}\,\text{of}$ the package can be determined:

$$R_{th(j-a)} = \frac{\Delta T_j}{P_d} = \frac{(T_j - T_{amb})}{P_d} = \frac{K(V_{F(amb)} - V_{F(s)})}{V_H \times I_H}$$

The average effect of airflow on thermal resistance for package types at a particular air flow rate can be determined using a "derating" curve (see Fig.5). When using derating curves, it's important to note that the variety of sizes in a package type group has been averaged. See the following section on "Thermal resistance data assumptions and precautions" concerning airflow.

#### Thermal design considerations

#### Chapter 6



# THERMAL RESISTANCE DATA - ASSUMPTIONS AND PRECAUTIONS

The graphical data presented in this section are based on measurements, modelling and estimations. As with all data, some assumptions and contributing factors should be noted:

- 1. The "measured" thermal resistance of an IC package is highly dependent on the configuration and size of the test board. Data may not be comparable between different semiconductor manufacturers because the test boards may not be the same. Also, the thermal performance of packages for a specific application may be different than presented here because the configuration of the application boards may be different than the test boards. Philip Semiconductors uses low effective thermal conductivity test boards for most of its packages.
- Device standoff is a factor in determining thermal resistance especially for surface mounted packages such as SO and QFP packages. The same package from two different manufacturers will often have different standoff from the test boards. In general, high standoff corresponds to a higher thermal resistance.

- The operating environment temperature must be used as the ambient temperature when calculating junction temperatures in an application. The temperatures inside an electronic enclosure are generally higher than the room temperature.
- 4. When using airflow derating curves (see Fig.5), please note that in actual applications where airflow is available, the flow dynamics may be more complex and turbulent than in a wind tunnel. Also, the many different sizes of packages in a package family such as QFP have been averaged to give one curve for ease-of-use. Lastly, the test boards used in the wind tunnel contribute significantly to forced convection heat transfer and may not be similar to an actual application PC board, especially its size.
- Thermal resistance will vary slightly as a function of input power. Generally, as the power input increases, thermal resistance decreases. Thermal resistance changes approximately 5% for a 100% power change.
- Thermal resistance data for some packages were not available at the time of publication. Please contact Philips Semiconductors for information on packages not listed in this handbook.
- All data presented are accurate to approximately ±15%. For more specific information regarding an application, please contact Philips Semiconductors.
- 8. Philips Semiconductors is evaluating a new technique, which was described in the ESPRIT project DELPHI, to thermally characterize IC packages. This results in a description of the package by means of a resistor network, the so-called compact model. This resistor network gives an accurate model of the package and is valid for all practical environments. It is expected that these models can be imported into system- and PCB-level analyses tools in the near future. If you require more information about compact models, please contact the ATO-Innovation office in Nijmegen, the Netherlands tel. +31-24-3533085 or fax +31-24-3533350.

## Thermal design considerations

## Chapter 6

## THERMAL RESISTANCE ( $R_{th(j-a)}$ ) DATA









## Thermal design considerations

## Chapter 6









## Thermal design considerations

## Chapter 6









## Thermal design considerations

## Chapter 6









## Thermal design considerations

## Chapter 6









## Thermal design considerations

## Chapter 6









## Thermal design considerations

## Chapter 6









## Thermal design considerations

## Chapter 6









## Thermal design considerations

## Chapter 6









## Thermal design considerations

## Chapter 6









## Thermal design considerations

## Chapter 6









## Thermal design considerations

## Chapter 6









## Thermal design considerations

## Chapter 6









## Thermal design considerations

## Chapter 6









## Thermal design considerations

## Chapter 6









## Thermal design considerations

## Chapter 6









## Thermal design considerations

## Chapter 6









## Thermal design considerations

## Chapter 6







## Thermal design considerations

Chapter 6

## THERMAL RESISTANCE ( $R_{th(j-c)}$ ) DATA TABLES - POWER PACKAGES $^{(1)}$

| PACKAGE NAME | PHILIPS OUTLINE CODE | R <sub>th(j-c)</sub> (K/W) GLUED DIE | R <sub>th(j-c)</sub> (K/W) SOLDERED DIE |
|--------------|----------------------|--------------------------------------|-----------------------------------------|
| DBS9MPF      | SOT111-1             | 6.0 to 12.0                          | n.a.                                    |
| DBS9P        | SOT157-2             | 1.0 to 4.0                           | 0.8 to 3.0                              |
| DBS13P       | SOT141-6             | 1.0 to 4.0                           | 0.8 to 3.0                              |
| DBS17P       | SOT243-1             | 1.0 to 4.0                           | 0.8 to 3.0                              |
| DBS23P       | SOT411-1             | n.a.                                 | 0.8 to 3.0                              |
| HSOP20       | SOT418-2             | 1.0 to 4.0                           | 0.8 to 3.0                              |
| RBS9MPF      | SOT352-1             | 6.0 to 12.0                          | n.a.                                    |
| RDBS13P      | SOT462-1             | 1.0 to 4.0                           | 0.8 to 3.0                              |
| SIL9MPF      | SOT110-1             | 6.0 to 12.0                          | n.a.                                    |
| SIL9P        | SOT131-2             | 1.0 to 4.0                           | 0.8 to 3.0                              |
| SIL13P       | SOT193-2             | 1.0 to 4.0                           | 0.8 to 3.0                              |

#### Note

1.

- a) Almost all of the values in the table were determined with measurements.
- b) Low values should be used with a large die, high values should be used with a small die.